

Hardware Simulator (2.5) - /Users/mayurgupta/Desktop/nand2tetris/projects/05/CPU.hdl



| 210M Lazí Lazí Lazí                                                                                                                     |                                                     |                          |                                                                                                                                                                                                                                                                                                                                                                                 |
|-----------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|--------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Chip Nam CPU (Clocked) Time: 46                                                                                                         |                                                     | ime : 46                 | set instruction %B1110001100000111, // D;JMP                                                                                                                                                                                                                                                                                                                                    |
| Input pins                                                                                                                              | Output pins                                         |                          | tick, output, tock, output;                                                                                                                                                                                                                                                                                                                                                     |
| Name   Value   inM[16]   11111   instruction[16]   32767   reset   0                                                                    | Name outM[16] writeM addressM[15] pc[15]            | Value 1 0 32767 1        | set instruction %B11101111111010000, // D=1 tick, output, tock, output;  set instruction %B1110001100000001, // D;JGT tick, output, tock, output;  set instruction %B1110001100000010, // D;JEQ tick, output, tock, output;  set instruction %B1110001100000011, // D;JGE tick, output, tock, output;  set instruction %B1110001100000100, // D;JLT tick, output, tock, output; |
| HDL                                                                                                                                     | Internal pins                                       |                          | set instruction %B1110001100000101, // D;JNE tick, output, tock, output;                                                                                                                                                                                                                                                                                                        |
| <pre>* value, the inM input is expec<br/>* to write a value to the memor<br/>* output to the target address,</pre>                      | Name<br>atype<br>ctype                              | Value 1 0                | set instruction %B1110001100000110, // D;JLE tick, output, tock, output;                                                                                                                                                                                                                                                                                                        |
| <pre>* value may appear in outM). * If the reset input is 0, comp * pc output to that value. If t * Note: The outM and writeM out</pre> | ainstruct<br>cinstruct<br>aluout[16]<br>toareg[16]  | 1<br>0<br>1<br>32767     | <pre>set instruction %B1110001100000111, // D;JMP tick, output, tock, output; // Tests the impact of setting the reset input</pre>                                                                                                                                                                                                                                              |
| <pre>* instruction's execution durir * clocked: although they are a1 * their new values only in the */</pre>                            | aregout[16]<br>inputsel[16]<br>dregout[16]<br>zrout | 32767<br>11111<br>1<br>0 | set reset 1;<br>tick, output, tock, output;                                                                                                                                                                                                                                                                                                                                     |
| CHIP CPU {  IN inM[16], // M va                                                                                                         | ngout<br>leqzero<br>posout<br>jgt                   | 0<br>0<br>1<br>1         | set instruction %B011111111111111, // @32767 set reset 0; tick, output, tock, output;                                                                                                                                                                                                                                                                                           |

End of script - Comparison ended successfully























































